# Side Channel Attack Shuai Wang

# Steal Secrets from Software Systems









# Steal Secrets from Software Systems





## Steal Secrets through Side Channels



Infer secrets via secret-dependent physical information.



#### Side Channel

- Three aspects to form a side channel attack.
  - Secret dependent program information flow
  - Information flow affects physical environment
  - Physical environment is exploitable by adversarial.
    - Exploitation → not our major focus today; could be (more than) one lecture..
    - Just some high-level ideas how on it can be exploited...

## Timing Side Channel

```
if (k is 1) then
  // slow branch
else
  // fast branch
```

# Break RSA with Power Side Channel



1/0 is different bits in the RSA private key.  $\leftarrow$  see explanations later.

# Break RSA with Sound Side Channel







Sound spectrogram



https://www.tau.ac.il/~tromer/acoustic/

#### Side Channel

- Three aspects to form a side channel attack.
  - Secret dependent program information flow
  - Information flow affects physical environment
  - Physical environment is exploitable by adversarial.

Let's see how it works to exploit RSA.

## Timing Side Channel Attack on RSA

# The Scenario of RSA in Timing Channel Attack

- Alice's public key: (N,e)
- Alice's private key: d
- Attacker wants to find d
- $\bullet$  Attacker can send any message M to Alice and Alice will respond with  $M^d \ mod \ N$ 
  - That is, Alice signs M and sends result to the attacker
- Threat model: the attacker can precisely time Alice's computation of  $M^d \ mod \ N$

#### The standard RSA computation is too slow

Square & multiply: a popular optimization of the RSA implementation.

- Consider M<sup>d</sup> mod N
- Square & multiply is used for M<sup>d</sup> mod N
- And the implementation of mod:

#### mod(x,N)

```
if x \ge N

x = x \% N

end if

return x
```

#### **Decryption with Square & Multiply**

```
for bit in k
  x = mod(x²,N)
  if (bit is 1) then
  x = mod(x*M,N)
endfor
```

## Timing Attack

- If bit = 0 then
  - $x = mod(x^2,N)$
- If bit = 1 then
  - $x = mod(x^2,N)$
  - x = mod(x\*M,N)
- Computation time differs in each case
  - What is the implication?
    - Exploitable!

#### **Decryption with Square & Multiply**

```
for bit in k
  x = mod(x²,N)
  if (bit is 1) then
  x = mod(x*M,N)
endfor
```

bit is 0: square fast

bit is 1: square + multiply slow

# Break RSA with Timing Side Channel

#### **Decryption with Square & Multiply**

```
for bit in k
  x = mod(x²,N)
  if (bit is 1) then
  x = mod(x*M,N)
endfor
```

bit is 0: square fast

bit is 1: square + multiply slow

#### **RSA Timing trace**

| fast | square               | 0 |
|------|----------------------|---|
| fast | square               | 0 |
| slow | square +<br>multiply | 1 |
| fast | square               | 0 |
| slow | square +<br>multiply | 1 |
|      |                      |   |

Obtaining such a timing trace typically requires a considerable number of trials (but don't need factor large numbers which is good). Your reading materials today.

# Cache side channel attack and How it works to exploit RSA

```
if (k is 1) then
  // branch 1
else
  // branch 2
```

#### Side channel attack can be more subtle...

Timing Attacks on Implementations of Diffie-Hellman, RSA, DSS, and Other Systems. 1996

#### Cache-Based Side Channel



#### Fundamental principle of cache behavior:

 Accessing data stored in the cache is measurably faster than accessing the data from main memory

[Aciicmez et al., CT-RSA '07], [Osvik et al., CT-RSA '06], [Gullasch, IEEE S&P '11] [Zhang et al., CCS '12] [Yarom et al., USENIX Sec. '14] [Liu et al., IEEE S&P '15] [Yarom et al., CHES '14] [Yarom et al., CHES '16] [Disselkoen et al., USENIX Sec. '17] ...

## Cache Basics



#### Cache Basics

• Cache lines: minimal storage units of a cache

64 bytes



#### 32-bit memory address





#### Flush & Reload

It's possible to indirectly infer which cache unit is accessed by a victim program.

Here cache unit can be cache line, cache bank, etc.



Figure from: Return-Oriented Flush-Reload Side Channels on ARM and Their Implications for Android Devices

## Threat Model



### Cache-Based Side Channel Attack



$$x = A[k]$$

#### memory address







$$x = A[k]$$

#### memory address







k should be 50

# Cache side channels are very powerful and practical, especially in the era of cloud computing

RISK ASSESSMENT -

Storing secret crypto keys in the Amazon cloud? New attack can steal them

Technique allows full recovery of 2048-bit RSA key stored in Amazon's EC2 service.

DAN GOODIN - 9/28/2015, 2:55 PM

## "You must be kidding, cache attacks are not practical!"

Security considerations and disallowing inter-Virtual Machine Transparent Page Sharing (2080735)

#### **Purpose**

This article acknowledges the recent academic research that leverages Transparent Page Sharing (TPS) to gain unauthorized access to data under certain highly controlled conditions and documents VMware's precautionary measure of restricting TPS to individual virtual machines by default in upcoming ESXi releases. At this time, VMware believes that the published information disclosure due to TPS between virtual machines is impractical in a real world deployment.

#### CacheBleed OpenSSL Vulnerability Affects Intel-Based Cloud Servers

Only Sandy Bridge (and earlier) Intel CPUs are affected

Mar 2, 2016 08:26 GMT - By Catalin Cimpanu 💆 - Share: 🍲 \digamma 🕈 💆 🔮

#### ANDROID DEVICES VULNERABLE TO ARMAGEDDON CACHE ATTACK

SECURITY NEWS | AUGUST 15, 2016 | Q 0 | BY JOSEPH STEINBERG

Yesterday's OpenSSL updates (1.0.2g and 1.0.1s) not only brought a fix against the already infamous <u>DROWN attack</u> but also patched seven other security flaws, one labeled as high, one moderate, and five as low severity.

## Why?



Because different VM instances share the same cache!

 VM instances can run either on the same core (share L1/L2 cache), or cross cores (share L3 cache)

## Optimization of RSA Decryption

small window size of key

```
r = 1;
for i from n-1 to 0 {
    r = r*r mod p;
    if (k[i] == 1) {
        r = r*b mod p;
    }
}
```

square + multiply-based modular exponentiation.

Leakage due to secretdependent control flow

```
r = 1;
for i from 0 to (n-1)/W {
    r = r * r mod p;
    idx = window_ith(key, i);
    if (idx != 0) {
        t = table[idx];
        r = r * t mod p;
    }
}
secret key
```

sliding-window-based modular exponentiation.

Leakage due to secretdependent memory access

# Cache-based Side Channel Attack: A Strong Threat Model



A powerful attacker can observe the accessed cache line.

# Cache-based Side Channel Attack: A Weaker Threat Model



A less powerful attacker can observe hit/miss info instead of a particularly accessed cache line.

# Power side channel attack and How it works to exploit RSA

## Simple Power Analysis (SPA)

- Directly interprets the power consumption of the device
- Looks for the operations taking place and also the key!
- Assumption: attacker can get a power trace, representing a set of power consumptions across a cryptographic process

## Simple Power Analysis



With SPA, one power trace is sufficient to reveal the secret

This slide is from Mark Stamp.

## Simple Power Analysis (SPA)







POC attacks on mobile phone and embedded devices.